抽象的

VLSI Architecture of Pipelined Adaptive Edge-Enhanced Image Scalar for Image Processing Applications

G.Manoj kannan,A.Manoj kumar,R.Mareeswaran, J.Kanimozhi

In this paper, pipelining concepts is adopted to increase the processing speed of image scaling algorithms. The proposed algorithm consists of pipelining stages along with a linear space-variant edge detector, a low complicacy sharpening spatial filter, and a simplified bilinear interpolation. The linear space-edge detector is used to discover the image edges by a lowcost catching technique. The sharpening spatial filter serves as Pre filters in solving the blurring edges caused by the bilinear interpolation. An adaptive technology is used to enhance the edge contrast of image & improves the apparent sharpness effect of the edge detector by adaptively selecting the input pixels of the bilinear interpolation. Winscale method is used for the area pixel model. An algebraic manipulation and a hardware sharing techniques are used to simple the bilinear interpolation. Bilinear interpolation decreases the computing resources and silicon area in VLSI circuits. When compared with previous low complicacy techniques, this paper performs high speed, better quality, very good performance, less memory requirements, and a cheap hardware cost than other image scalar methods

免责声明: 此摘要通过人工智能工具翻译,尚未经过审核或验证

索引于

学术钥匙
研究圣经
引用因子
宇宙IF
参考搜索
哈姆达大学
世界科学期刊目录
学者指导
国际创新期刊影响因子(IIJIF)
国际组织研究所 (I2OR)
宇宙

查看更多