抽象的

Performance Analysis, Designing and Testing 512 Bit Sram Memory Chip Using Xilinx/Modelsim Tool

Monika Solanki

In this thesis a memory chip has been designed with the size of 512 bit using Xilinx or model sim software. Memory Built-in Self-Test (MBIST) or as some refer to it array built-in self-test is an amazing piece of logic. Without any direct connection to the outside world, a very complex embedded memory can be tested efficiently, easily and less costly. Modelling and simulation of MBIST is presented in this paper. The design architecture is written in Very High Speed Integrated Circuit Hardware Description Language (VHDL) code using Xilinx ISE tools. Verification of this architecture is carried out by testing stuck at fault SRAM. A BIST algorithms is implemented like March C- and many more to test the faulty SRAM.

免责声明: 此摘要通过人工智能工具翻译,尚未经过审核或验证

索引于

化学文摘社 (CAS)
谷歌学术
打开 J 门
学术钥匙
研究圣经
全球影响因子 (GIF)
引用因子
宇宙IF
电子期刊图书馆
参考搜索
哈姆达大学
世界科学期刊目录
印度科学网
学者指导
普布隆斯
国际创新期刊影响因子(IIJIF)
国际组织研究所 (I2OR)
宇宙

查看更多