抽象的

6-Bit Charge Scaling DAC and SAR ADC

Meghana Kulkarni, Muttappa Shingadi, G.H. Kulkarni

A system which processes a signal is a combination of a number of mixed signal circuits, which require both analog and digital domain functions. To change from one domain to other, analog-to-digital (A/D) and digital-to-analog (D/A) converters are used. In this work, 1.1V, 6-bit charge scaling DAC using split array is designed and simulated. This design consists of parallel array of binary weighted linear capacitors to achieve high resolution as compared to other types of DACs. A 2:1 Multiplexer is designed to act as a switch and differential amplifier is designed to amplify the convoluted inputs in charge scaling architecture. The concept of split array is employed to reduce the total area of the capacitor required for high resolution DACs. Design uses 20fF, 40fF, 80fF capacitors to build charge scaling DAC. Design of charge scaling architecture using split array is implemented in cadence 90nm technology. Further Successive approximation register (SAR) ADC is designed using the binary weighted capacitor array as its DAC for charge redistribution purpose. Design of 1.2V, 6-bit SAR ADC is implemented using cadence at 90nm CMOS process, which consumes 802.6μW.

免责声明: 此摘要通过人工智能工具翻译,尚未经过审核或验证